# A Compact and Low Phase Noise Square-Geometry Quad-Core Class-F VCO Using Parallel Inductor-Sharing Technique

Yaqian Sun<sup>®</sup>, Wei Deng<sup>®</sup>, Senior Member, IEEE, Haikun Jia<sup>®</sup>, Member, IEEE, Yejun He<sup>®</sup>, Senior Member, IEEE, Zhihua Wang<sup>®</sup>, Fellow, IEEE, and Baoyong Chi<sup>®</sup>, Senior Member, IEEE

Abstract—This article introduces a compact and low phase noise (PN) 19-GHz quad-core class-F voltage-controlled oscillator (VCO) based on a square-geometry transformer tank using the inductor-sharing technique. The proposed square-geometry transformer tank is inherently more compact than the prevalent topologies such as star geometry, dual-row geometry, and circular geometry. The inductor-sharing technique is introduced to merge neighboring inductors into smaller ones, which further reduces the chip area. Moreover, the proposed quad-core topology supports impedance boosting at harmonic frequencies without extra chip area consumption and class-F operation is adopted to achieve better PN performance. The quad-core VCO prototype is designed and fabricated in a 65-nm CMOS process. Measured performances are 17.6 to 19.4 GHz frequency range with -137.2 dBc/Hz minimum PN at 10 MHz offset from 19 GHz carrier with 46 mW power consumption and 0.9-V supply, resulting a figure of merit (FoM) of 186.1 dBc/Hz. Thanks to the proposed square-geometry and inductor sharing technique, the proposed VCO is the smallest in quad-core VCOs with a similar operating frequency with a core chip area of  $0.3 \times 0.3 \text{ mm}^2$  and the corresponding FoMA is 196.5 dBc/Hz.

*Index Terms*— Class-F oscillator, CMOS, multi-core oscillator, phase noise (PN), voltage-controlled oscillator (VCO).

### I. INTRODUCTION

THE rapid development of the next-generation high-speed wireless communication system has set increasingly stringent requirements on the spectral purity of local radio frequency (RF) oscillators. Advanced communication systems have data rates in the tens of Gbps, which will continue to grow in the future. Besides, they also promise increased network capacity and lower latency, which enables a new kind of network that is designed to connect virtually everyone

Manuscript received 18 January 2023; revised 20 March 2023; accepted 6 April 2023. This article was approved by Associate Editor Minoru Fujishima. This work was supported in part by the National Natural Science Foundation of China under Grant 62131013, in part by the Shenzhen Science and Technology Program under Grant JCYJ20200109113601723 and Grant JCYJ20210324115610028, in part by the Tsinghua–Samsung Joint Research Project, and in part by the Beijing Advanced Innovation Center for Integrated Circuits. (*Corresponding author: Wei Deng.*)

Yaqian Sun, Wei Deng, Haikun Jia, Zhihua Wang, and Baoyong Chi are with the School of Integrated Circuits, BNRist, Tsinghua University, Beijing 100084, China, and also with the Research Institute of Tsinghua University in Shenzhen, Shenzhen 518057, China (e-mail: wdeng@tsinghua.edu.cn).

Yejun He is with the College of Electronics and Information Engineering, Shenzhen University, Shenzhen 518060, China.

Color versions of one or more figures in this article are available at https://doi.org/10.1109/JSSC.2023.3266426.

Digital Object Identifier 10.1109/JSSC.2023.3266426

and everything together including machines, objects, and devices. To support this high data rate and low latency wireless link, next-generation communication protocols resort to higher-order quadrature amplitude modulation (QAM), which mandates lower error vector magnitude (EVM) and thus set a tighter constraint on the phase noise (PN) of the frequency synthesizer. For example, as discussed in [1], for quadrature phase shift keying (QPSK), the PN at 1 MHz offset for 80 GHz carrier frequency needs to be less than -90 dBc/Hz to guarantee the  $10^{-6}$  bit error rate (BER). For 64 QAM, the PN needs to be less than -102 dBc/Hz. The stringent requirement for millimeter-wave oscillators with lower PN is continuously driving voltage-controlled oscillator (VCO) circuit innovations.

PN in *LC* oscillators due to white noise at offset frequency  $\Delta \omega$  is given by Leeson's equation [2]

$$\mathcal{L}(\Delta\omega) \propto \frac{2Fk_BT}{P} \left(\frac{\omega}{2Q\Delta\omega}\right)^2 \propto \frac{\omega^3 L}{A^2 Q}$$
 (1)

where  $k_B$  is Boltzmann's constant, T is the absolute temperature. P is the average power dissipated in the resistive part of the tank,  $\omega$  is the oscillation frequency, Q is the effective quality factor of the tank, F is the noise factor determined by the topology of the oscillator, accounting for the extra noise added by the active core. The equivalent resistance of the *LC* tank at the oscillation frequency is  $R_P = \omega L Q$ , where *L* is the tank inductance. Substitute *P* with  $A^2/R_P$ , *A* is the oscillation amplitude. For a given topology and oscillation frequency, to achieve low PN levels, one should scale down the inductance *L* while maintaining its quality factor *Q*. However, as the inductance reduces, the coupling between inner edges will increase and a *Q* drop-off occurs [3].

To circumvent the "small inductor" problem and further improve PN, a viable popular approach is to couple N identical oscillators with relatively large inductors together [1], [2], [3], [4], [5], [6]. The equivalent inductance is reduced by a factor of N, which ideally improves the PN by  $10\log_{10}N$  at the cost of N times higher power consumption. Clearly, implementing N coupled oscillators comes with the drawback of area penalty and introduces additional design concerns. The design of the coupling network is not trivial. It should be as follows: 1) tightly synchronize the phase of each core against frequency mismatches due to PVT variation; 2) be able to effectively suppress undesired

0018-9200 © 2023 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 1. Evolution from single core to dual core. (a) Single-core VCO. (b) Tail-to-tail dual core. (c) Head-to-head dual core.

multi-tone concurrent oscillations introduced by multi-core configuration; and 3) introduce less parasitics to the oscillators as possible. As N increases, the coupling network becomes even more difficult to design.

This article is organized as follows. Section II gives a brief review of the previously reported multi-core oscillators and compares various multi-core oscillator topologies. Section III describes the proposed multi-core architecture with inductor sharing technique and analyzes the mode ambiguity issues. Section IV discusses the detailed circuit implementation of the proposed quad-core VCO. Section V presents the measurement results of the 19-GHz prototype. Finally, conclusions are drawn in Section VI.

# II. BRIEF REVIEW OF MULTI-CORE VCOS

The floorplan of the dual-core VCO is rather straightforward using a tail-to-tail [4], [5], [6], [7], [8], [9], [10] or a head-tohead [11], [12], [13], [14] topology. The tail-to-tail floorplan makes the outputs of the VCO cores very close to each other, as shown in Fig. 1(b). Thus, the in-phase terminals of the VCO cores can be connected through metal wire, which is equivalent to a small resistor [4]. In [5], the interconnecting wire is substituted by transistor switches. The VCO can be reconfigured to a single core to trade PN performance for power consumption when a low-power mode is preferred. In [6], [7], [8], [9], and [10], a switch-capacitor array is introduced to couple the VCO cores and select different oscillation modes. The reduction of PN and the extension of the tuning range are achieved simultaneously. The frequency tuning range is as wide as 42.3% in [9] and 73% in [7] and [8] where E-M mixed-coupling resonance boosting is applied. In the head-to-head floorplan [11], [12], [13], as shown in Fig. 1(c), the inductor shows a shape of figure "8," which greatly suppresses the EM interference from neighboring aggressors. In [13] uses a small metal resistor to resist unwanted modes of oscillation while [11], [12] adopt the switch-capacitor array to expand the frequency tuning range similar to [6], [7], [8], [9], and [10].

There are two popular topologies when a dual-core VCO is duplicated to quad-core, dual-row geometry as shown in Fig. 2(a), and star-geometry as shown in Fig. 2(b). For the star-geometry [1], [15], [16], [17], [18], the coupling network and the active devices of the VCO cores can be placed together,



Fig. 2. Comparison of different topology multi-core oscillators. (a) Dual-row geometry. (b) Star geometry. (c) Circular geometry.

avoiding long connection wires. In addition, the layout is symmetric both horizontally and vertically which minimizes the mismatch between VCO cores. Similar to the dual-core VCOs, the global coupling is easy to implement in stargeometry quad-core VCO using small resistors [16], [17], transistor switches [1], [15], or switch-capacitor array [18]. However, the star-geometry is only suitable for quad-core VCO. If N increases further, this topology becomes no longer applicable. In [19] adopts ring connection but it also only supports quad-core because the layout will be complicated under the request of symmetry. In advanced CMOS technologies, all transistors are required to be aligned in the same direction, which makes the ring connection not suitable for multi-core VCOs with more than four cores. Another topology is dual-row geometry, as shown in Fig. 2(a). Two oscillators are coupled together tail-to-tail with lowohmic lines same as Fig. 1(b) and form tightly coupled pairs, and all oscillators are arranged in two flipped rows. Clearly, the advantage of the dual-row geometry is that it is easy to expand beyond quad-core such as eight-core in [20], [21], and [22], and 16-core in [23]. Moreover, it is friendly to reconfigurable multi-core VCO by simply adding switches in the coupling network. Nevertheless, unlike star-geometry, it is difficult to implement global coupling in dual-row geometry multi-core VCO, because the active devices of all VCO cores are unlikely to be placed together so one may have to resort to the nearest neighbor bilateral coupling for this topology.

Both star geometry and dual-row geometry are areaconsuming because they are simple N times duplication of single-core VCO. To mitigate the large chip area issue, circular



Fig. 3. Evolution from single-core to proposed square-geometry quad-core oscillator. (a)-(d) Schematic. (e)-(h) Layout.

geometry is proposed [3], [24], [25], [26], [27], [28], where the passives are merged into a single passive structure and the minimal realizable inductance is reduced while keeping a high Q-factor as shown in Fig. 2(c). The concurrent oscillation mode rejection is achieved by introducing losses into all unwanted modes to make sure only the loop gain of the desired mode is large enough to sustain oscillation. With an elaborate layout design, the quad-core ring topology can be expanded to 16-core [29]. However, this topology is only suitable for relatively high-frequency applications. When the frequency is relatively low such as the GHz range, the areasaving advantage is no longer obvious.

# III. SQUARE-GEOMETRY INDUCTOR SHARING TRANSFORMER BASED QUAD-CORE VCO

This article proposes a different topology for multi-core VCOs called square-geometry, which has a very compact structure and greatly reduce the area occupation. Besides, based on the inductor sharing technique, the two inductors of adjacent VCO cores are merged together and turn into a smaller inductor and further reducing the chip area [30], [31]. In [30] brings up a conceptual model of coupled oscillators, where the coupling network is assumed to be ideal and the mode ambiguity issue is not considered. In addition, advanced oscillator techniques including harmonic shaping is not taken into consideration. Our work was first introduced in [31] and here we present more in-depth discussions with mode ambiguity rejection.

# A. From Single Core to Multi-Core

The evolution of the schematic of the proposed circuit topology is depicted in Fig. 3(a)-(d) and the corresponding layout is shown in Fig. 3(e)-(h). A single-core VCO is represented by an *LC* tank paralleled with a negative resistor -gm as shown in Fig. 3(a). With four identical VCO placed head-to-head and the outputs of adjacent cores connected together, a quad-core ring-topology VCO is constructed, as shown in Fig. 3(b). As can be seen from Fig. 3(f), the layout of the quad-core VCO is bulky and the chip area is even larger than four times of the single-core VCO depicted in Fig. 3(e) because there is a large vacancy at the four corners of the layout. This is where we introduce the inductor sharing technique and change the topology of quad-core VCO, which will greatly reduce chip area.

As shown in Fig. 3(b), the center tap of the inductors of four single-core VCOs are all connected to VDD and each inductor L can be split into two L/2 inductors. The two L/2 inductors of the adjacent cores are paralleled to each other and they can be merged into one inductor with an inductance of L/4, as shown in Fig. 3(c), and the topology of the quad-core VCO changes from a star-geometry to a square-geometry with the inductance reduced by four times, while keeping the frequency of the VCO unchanged. The layout of Fig. 3(c) is shown in Fig. 3(g), which is much more compact compared to Fig. 3(f). The square-geometry transformer also supports impedance boosting at harmonic

Authorized licensed use limited to: SHENZHEN UNIVERSITY. Downloaded on June 22,2023 at 13:46:24 UTC from IEEE Xplore. Restrictions apply.

3

4

IEEE JOURNAL OF SOLID-STATE CIRCUITS



Fig. 4. (a) and (b) Layout and schematic of the ideal quad-core VCO without mode ambiguity. (c) and (d) practical quad-core VCO with non-negligible routing from inductor to active devices.



Fig. 5. (a) Proposed quad-core inductor with mode rejection resistor and (b) equivalent four-port model.

frequencies, therefore, has the potential to enable harmonicshaping techniques that improve PN performance, such as tail filtering [32], [33], implicit common-mode resonance [34], [35], [36], and class-F operation [37], [38], [39]. In this article, in order to pursue lower PN performance, the class-F operation is achieved by adding a secondary winding coupled to the quad-core transformer as shown in Fig. 3(d) and (h) and it is worth mentioning that the introduction of class-F operation does not increase the size of the layout.

# B. Inductor Sharing Technique

Ideally, the proposed quad-core square-geometry inductor should only route along the diagonal of the layout, as shown in Fig. 4(a) and (b). Under this presumption, the connection between the inductor and active devices is an ideal conductor wire. The negative resistance, usually implemented using cross-coupled differential pairs, forces the signal phase at its two ports to be opposite. As shown in Fig. 4(a) and (b), due to the ideal connection, point A and B always have the same phase, thus the quad-core VCO only has one oscillation pattern. However, in a practical layout, the routing from the inductor to active devices cannot be neglected because they are not very adjacent to each other. As shown in Fig. 4(c), the non-negligible routing is plotted using red wire and modeled as  $L_2$  in Fig. 4(d). The signal phase at points A and B are not always the same and this will introduce mode ambiguity.

To suppress the unwanted mode, metal traces are introduced to connect the drain nodes of adjacent cores, as shown in Fig. 5(a). The narrow metal trace can be modeled as a resistor  $R_s$  as shown in Fig. 5(b). From the qualitative analysis, if the voltage across the two ports of  $R_s$  are in-phase, there will be no current flowing through the  $R_s$ , which will not degrade the *Q*-factor of the resonator. However, if the voltage across the two ports of  $R_s$  are out-of-phase,  $R_s$  will carry current, which degrades the *Q*-factor of the resonator and thus prevents these oscillation modes from happening.

To give a quantitative analysis, the proposed inductor is modeled as a four-port network with port voltage and current defined as Fig. 5(b). The four-port network can be represented by a  $4 \times 4$  Z-matrix as follows:

$$Z = \begin{bmatrix} z_{11} & z_{12} & z_{13} & z_{14} \\ z_{21} & z_{22} & z_{23} & z_{24} \\ z_{31} & z_{32} & z_{33} & z_{34} \\ z_{41} & z_{42} & z_{43} & z_{44} \end{bmatrix} = \begin{bmatrix} a & b & c & b \\ b & a & b & c \\ c & b & a & b \\ b & c & b & a \end{bmatrix}$$
(2)

where the x and y plane symmetry of the network implies that

7

7

$$z_{11} = z_{22} = z_{33} = z_{44} = a \tag{3}$$

$$z_{12} = z_{21} = z_{23} = z_{32} = z_{34}$$

$$= z_{43} = z_{14} = z_{41} = b \tag{4}$$

$$z_{13} = z_{31} = z_{24} = z_{42} = c.$$
 (5)

The eigenvectors of Z are the normal oscillation modes and the eigenvalues of Z are the effective impedance of the system at oscillation. The eigenvalues of Z are given by

$$\lambda_1 = a - 2b + c$$
  

$$\lambda_2 = a + 2b + c$$
  

$$\lambda_3 = \lambda_4 = a - c.$$
 (6)

Since the symmetry of the four-port structure,  $\lambda_3$  and  $\lambda_4$  are identical and only three distinct eigenvalues exist. The corresponding eigenvectors are given by

$$v_{1} = \begin{bmatrix} -1 & 1 & -1 & 1 \end{bmatrix}^{T}$$

$$v_{2} = \begin{bmatrix} 1 & 1 & 1 & 1 \end{bmatrix}^{T}$$

$$v_{3} = \begin{bmatrix} 0 & -1 & 0 & 1 \end{bmatrix}^{T}$$

$$v_{4} = \begin{bmatrix} -1 & 0 & 1 & 0 \end{bmatrix}^{T}.$$
(7)

The four potential oscillation modes with current direction and magnetic field distribution are shown in Fig. 6(a)-(d),



Fig. 6. (a)-(d) Four possible oscillation modes of the quad-core VCO.

corresponding to  $v_1$ ,  $v_2$ ,  $v_3 + v_4$  and  $v_3 - v_4$ , respectively. It is worth mentioning that mode 2 is exactly the operating pattern of circular geometry multi-core VCO as shown in Fig. 2(c). Based on the model in Fig. 5(b), the Z-matrix is given by

$$a = z_{11} = 2\left(\frac{(R_s + Z_2)Z_2}{R_s + 2Z_2} + Z_1\right)$$
  

$$b = z_{12} = -\left(\frac{Z_2^2}{R_s + 2Z_2} + Z_1\right)$$
  

$$c = z_{13} = 0$$
(8)

where  $Z_1 = j\omega L_1$  and  $Z_2 = j\omega L_2$ . Substitute (8) to (6)

$$\begin{split} \lambda_{1} &= j\omega \frac{\left(8\omega^{2}L_{2}^{2}+2R_{S}^{2}\right)\left(2L_{1}+L_{2}\right)}{R_{S}^{2}+4\omega^{2}L_{2}^{2}} \\ \lambda_{2} &= \frac{4R_{S}\omega^{2}L_{2}^{2}}{R_{S}^{2}+4\omega^{2}L_{2}^{2}} + j\omega \frac{2R_{S}^{2}L_{2}}{R_{S}^{2}+4\omega^{2}L_{2}^{2}} \\ \lambda_{3} &= \lambda_{4} \\ &= \frac{2R_{S}\omega^{2}L_{2}^{2}}{R_{S}^{2}+4\omega^{2}L_{2}^{2}} + j\omega \frac{4\omega^{2}L_{2}^{2}\left(2L_{1}+L_{2}\right)+2R_{S}^{2}\left(L_{1}+L_{2}\right)}{R_{S}^{2}+4\omega^{2}L_{2}^{2}}. \end{split}$$

$$(9)$$

 $\lambda_1$  is a pure reactance, which means  $R_S$  does not carry current at mode 1, while  $\lambda_2$ ,  $\lambda_3$ , and  $\lambda_4$  include both resistance and reactance and thus the *Q*-factor of the system at modes 2, 3, and 4 is degraded by the resistance term and these oscillation modes are suppressed by  $R_S$ .

The mode rejection can be analyzed by the equivalent quarter-circuit. A quad-core resonator is formed by the proposed inductor with each port connected by the same capacitor, as shown in Fig. 7(a). The quad-core resonator is symmetric in the x and y planes and the equivalent quarter-circuit can be simplified as shown in Fig. 7(b). The equivalent tank impedance is seen from each port  $Z_{in}$  is expressed as follows:

$$Z_{\rm in} = \frac{\left(4L_1L_2C + 2L_2^2C\right)s^3 + (L_1 + L_2)s}{\left(8L_1L_2C^2 + 4L_2^2C^2\right)s^4 + 4(L_1 + L_2)Cs^2 + 1}.$$
 (10)

The denominator of  $Z_{in}$  is a fourth-order polynomial, which implies two different conjugate pole pairs and thus two different resonant peaks. Fig. 7(c) plots the simulated  $Z_{in}$ of the resonator and shows that without mode ambiguity







Fig. 7. (a) Proposed quad-core resonator without mode rejection resistor. (b) Equivalent quarter-circuit. (c) Simulated amplitude of Zin.

suppression, there are two oscillation peaks of  $Z_{in}$ . The oscillation frequency can be expressed as  $\omega_{osc1}$  and  $\omega_{osc2}$ 

$$\omega_{\rm osc1}^2 = \frac{1}{4(L_1 + \frac{L_2}{2})C} \tag{11}$$

$$\omega_{\rm osc2}^2 = \frac{1}{2L_2C}.$$
(12)

 $\omega_{osc1}$  and  $\omega_{osc2}$  relate to modes 1 and 2 in Fig. 6, respectively, where mode 1 is the desired mode while mode 2 is the undesired mode.

Fig. 8(a) shows the proposed quad-core resonator with mode-rejection resistors. As analyzed before, the voltage across the two ports of  $R_s$  are in-phase. The equivalent quartercircuit is simplified as shown in Fig. 8(b). Obviously, it can be further simplified to an inductor  $(L_1 + L_2/2)$  parallel with a

6

IEEE JOURNAL OF SOLID-STATE CIRCUITS



Fig. 8. (a) Proposed quad-core resonator with mode-rejection resistors. (b) Equivalent quarter-circuit. (c) Simulated amplitude of Zin.

capacitor *C*, which implies a first-order *LC* network and there is only one oscillation mode given as (11). Fig. 8(c) shows the simulated  $Z_{in}$  of the resonator and there is only one oscillation peak left with mode-rejection resistors.

# C. Considerations of the Mode-Rejection Resistor R<sub>s</sub>

Equation (12) is derived under the simplified condition that the voltage across the two ports of  $R_s$  are ideally in-phase therefore  $R_s$  is considered to be short. Adding a little more rigor, the actual equivalent quarter-circuit of Fig. 8(a) is shown in Fig. 9(a). The equivalent tank impedance  $Z_{in}$  seen from each port is expressed as follows:

$$Z_{\rm in} = \frac{2R_sCL_2(2L_1+L_2)s^3 + L_2(2L_1+L_2)s^2 + R_s(L_1+L_2)s}{\left[2C(2L_1+L_2)s^2 + 1\right]\left(2R_sCL_2s^2 + 2L_2s + R_s\right)}.$$
(13)

Note that if  $R_s \to \infty$ , (13) is the same as (10) and there are two oscillation peaks, as shown in Fig. 9. (c). If  $R_s \rightarrow 0$ , the denominator of (13) will degrade to a second-order polynomial and the oscillation frequency is the same as (12), as shown in Fig. 9(b). The first factor of the denominator of  $Z_{in}$  results in an oscillation peak the same as (12) and its frequency and amplitude are irrelevant with  $R_s$ . The second factor of the denominator of Zin indicates a second oscillation peak related to  $R_s$ . Fig. 9(d) shows the simulated amplitude of the desired mode and undesired mode with different  $R_s$  values. As long as  $R_s < 100 \Omega$ , the amplitude of undesired mode is almost 0, which is the same as the case when  $R_s = 0$ , therefore the simplification in Fig. 8(b) is reasonable. In addition, a resistor within 100  $\Omega$  is easy to implement using a narrow metal trace. As  $R_s$  grows to  $k\Omega$  range,  $R_s$  could no longer be considered short. The amplitude of the second oscillation peak grows with the increase of  $R_s$  while the frequency of the oscillation peak is unchanged.

A more specific value of  $R_s$  is given with a resort to the Q-factor of eigenvalues analyzed in Section III-B. Equation (9) shows the effective impedance of the system at the oscillation of four modes, where  $L_1$  and  $L_2$  are assumed as ideal inductors, which means the quality factor of  $L_1$  and  $L_2$  is  $+\infty$ ,

the quality factor of  $\lambda_1 \sim \lambda_4$  can be calculated as follows:

$$Q_{1} = +\infty$$

$$Q_{2} = \frac{R_{S}}{2\omega L_{2}}$$

$$Q_{3,4} = 2\omega(2L_{1} + L_{2})\frac{1}{R_{S}} + \frac{(L_{1} + L_{2})}{\omega L_{2}^{2}}R_{S}.$$
(14)

The mode rejection is achieved by degrading the *Q*-factor of the unwanted mode with  $R_S$ . Assumed that the series resistance of  $L_1$  and  $L_2$  is neglectable compared to  $R_S$ , the *Q*-factor of the desired mode  $Q_1$  is  $+\infty$ , therefore, mode 1 is kept. The *Q*-factor of  $L_2$  can be made arbitrarily small by reducing  $R_S$  thus mode 2 is suppressed. The *Q*-factor of modes 3 and 4 is non-monotonic with  $R_S$  and there is an optimum value of  $R_S$  which made  $Q_{3,4}$  the smallest

$$R_{S,\text{opt}}^2 = \frac{2(2L_1 + L_2)L_2^2}{(L_1 + L_2)}\omega^2.$$
 (15)

For example, if  $L_1 = 70 \ pH, L_2 = 30 \ pH$ , then  $R_{S,opt} = 0.2 \ \Omega$  at an oscillation frequency of about 20 GHz.

# D. Class-F Operation

The proposed quad-core topology is convenient for various harmonic-shaping techniques. In this work, the class-F operation is adopted to pursue better PN performance. The schematic of the class-F resonation tank without moderejection resistors is shown in Fig. 10(a) with black inductors indicating the primary coils at drain nodes of transistors, while the blue inductors indicate the secondary coils at gate nodes of transistors. Fig. 10(b) shows the simulated  $Z_{11}$  and  $Z_{21}$ . The resonator shows a class-F characteristic with fundamental oscillation peaks at about 20 GHz and third-harmonic peaks at about 60 GHz. However, there are two peaks at both the fundamental and the third-harmonic frequency, which means mode ambiguity could happen. Fig. 11(a) shows the proposed quad-core class-F resonator with mode rejection resistor and the simulated  $Z_{11}$  and  $Z_{21}$  are shown in Fig. 11(b). With mode rejection resistors, the mode ambiguity is rejected and only one oscillation mode will be supported.

SUN et al.: COMPACT AND LOW PN SQUARE-GEOMETRY QUAD-CORE CLASS-F VCO



Fig. 9. (a) Rigorous equivalent quarter-circuit of the proposed quad-core resonator with mode-rejection resistors. (b) Simulated amplitude of Zin with Rs = 0. (c) Simulated amplitude of Zin with  $Rs = \infty$ . (d) Amplitude of desired mode and undesired mode with different Rs values.



Fig. 10. (a) Proposed quad-core class-F resonator without mode rejection resistor. (b) Simulated  $Z_{11}$  and  $Z_{21}$ .



Fig. 11. (a) Proposed quad-core class-F resonator with mode rejection resistor. (b) Simulated  $Z_{11}$  and  $Z_{21}$ .

#### **IV. CIRCUIT IMPLEMENTATION**

The complete schematic of the proposed quad-core VCO and its equivalent single-core circuit are shown in Fig. 12. The active devices in each of the four cores are identical. The negative resistance is provided by a CMOS differential pair and the size of the core transistors in each VCO is  $16 \times 2 \ \mu$ m/60 nm.  $C_d$  and  $C_g$  represent the capacitor array at the drain node and the gate node respectively and both have a 30% capacitance variable range with a 3-bit thermal code for the fine-tuning and a 3-bit binary code for the coarse tuning. Besides,  $C_d$  and  $C_g$  in each core can be controlled independently. The output signal is drawn from the gate node of cross-coupled transistors and it is a sinusoidal signal according to the characteristic of class-F operation. A differential common-source amplifier with a resistance load serves as the output buffer to drive the output load. The VCO buffer is driven directly only by one of the VCO cores and

the dummy buffers are not added in the other three cores. This benefits the tuning range due to less overall parasitic capacitance but introduces a small load mismatch among four cores, proximately a gate capacitor of VCO buffer. It is later proved by the measured result in Section V that this mismatch has a neglectable influence on PN.

# A. Square-Geometry Inductor Sharing Transformer

The layout of the proposed square-geometry inductorsharing transformer is shown in Fig. 13(a). The coils at the drain  $L_d$  are implemented using the second-top metal layer M9 with a width of 20  $\mu$ m, while the coils at the gate  $L_g$ are implemented using the third-top metal layer M8 with a width of 15  $\mu$ m. The top metal layer is used for power supply routing. The four  $V_G$  bias nodes are connected together to the M6 layer and then connected to pads. M7 is used for moderejection metal trace resistor  $R_s$ . The spacing between the two coils is 3  $\mu$ m to achieve the desired  $k_{gd}$ . Thanks to the square geometry and inductor sharing technique, the square-geometry transformer has a compact area of 0.252 × 0.252 mm<sup>2</sup>.

Fig. 13(b) and (c) show the simulated results of the transformer, including the inductance, Q-factor, and mutual coupling coefficient. The results are extracted from the S-parameters generated by the EM simulator. The inductance of  $L_d$  and  $L_g$  at 20 GHz is 199 and 90 pH respectively, while the Q-factor of  $L_d$  and  $L_g$  at 20 GHz is 16 and 14 respectively. The coupling coefficient between  $L_d$  and  $L_g$  is around 0.69 over the operating frequency. Fig. 13(d) shows the simulated time-domain waveforms of the gate and drain voltages. The voltage at the gate and drain are sinusoidal and square-like, respectively, which verifies the class-F operation. Under a 0.9-V supply voltage, the max gateoxide voltage is less than 1.8-V. According to the reliability analysis in [40] and [41], the lifetime due to time-dependent dielectric breakdown (TDDB) is longer than 40 years, which is sufficient for reliability considerations.

# B. Potential Feasibility of Coupled VCO Array

The proposed square-geometry quad-core has the potential to expand to an even larger VCO array. As shown in Fig. 14, the square geometry makes it easy to be arranged in a compact matrix. The outputs of the neighbor core are close to each other which makes it easy to realize a tight coupling using a short and low-ohmic metal wire. Based on the proposed quad-core



Fig. 12. (a) Detailed schematic of the proposed quad-core VCO. (b) Equivalent circuit of the single-core VCO.



Fig. 13. (a) Top view of the square-geometry transformer. (b) and (c) simulated inductance, Q-factor, and coupling coefficient. (d) Simulated time-domain waveforms of gate and drain voltages.

VCO, one can realize 8-core VCO with a  $1 \times 2$  matrix, 16-core VCO with a  $2 \times 2$  matrix, and so on. As the circuit scale and



Fig. 14. Conceptual schematic of coupled VCO array.

chip area get larger, the oscillator cores in the middle are more susceptible to IR drop than the peripheral cores, therefore the power supply network should be paid more attention.

The inductor network at transistor gates is routing using the M8 layer, while the inductor network at transistor drains is routing using the M9 layer and both are in a 45° diagonal direction. The power supply network is implemented using top metal layer M10 to reduce IR drop and it is routed in a horizontal direction interweaved with a vertical direction to reduce the overlap with transformers, therefore reducing the



0 17.6 GHz Spectrum (dBm) -10 -20 -30 -40 17 18 19 20 21 Frequency (GHz) 0 19.4 GHz Spectrum (dBm) -10 -20 -30 -40 18 19 20 21 17 Frequency (GHz)

Fig. 16. Measured spectrum at minimum and maximum frequency.

coupling to the transformers and less affecting the Q-factor of the tanks.

# V. MEASURED RESULTS

The prototype of the proposed quad-core VCO was fabricated in a 65-nm CMOS process. The die micrograph is shown in Fig. 15. Thanks to the compact layout of the transformer, the core area of the VCO is  $0.3 \times 0.3 \text{ mm}^2$  excluding the output buffer and pads. The I/O signals are wire-bonded to a printed circuit board (PCB) for measurement. The output spectrum was measured using a Keysight E4440A spectrum analyzer and the PN performance was measured using an R and S FSWP50 PN Analyzer.

Fig. 16 shows the measured spectrum at the minimum and maximum frequency. The measured frequency-tuning range is about 2 GHz from 17.6 to 19.4 GHz. The output signal



Fig. 17. Measured PN at 19 and 17.6 GHz.



Fig. 18. Measured output frequency versus capacitor-bank settings.

is drawn from the gate node of cross-coupled transistors and it is a sinusoidal signal with a single spectral peak. Fig. 17 shows the measured PN of the proposed quad-core VCO. The measured PN is -111 dBc/Hz at 1 MHz offset and -137.2 dBc/Hz at 10 MHz frequency from the 19 GHz carrier frequency. It is noticed that there are bumps on the PN plot, which is believed to be caused by the power supply noise when the chip is tested on a PCB board. Under a 0.9-V supply voltage, the measured power consumption of the VCO is 46 mW and the corresponding figure of merit (FoM) at 10 MHz offset is 186.1 dBc/Hz. Fig. 18 shows the measured output frequency versus different capacitor-bank settings, where capacitor bank codes at the drain node and gate node are set identically and the capacitor-bank codes of four cores are also identical.

Fig. 19 shows the measured and simulated PN at 1 MHz and 10 offset over the whole frequency tuning range. The PN at 10 MHz offset varies from -137.2 to -135 dBc/Hz with about 2 dB variation. The corresponding FoM values are shown in Fig. 20, which vary from 182.2 to 186.1 dBc/Hz with less than 4 dB variation at a 10 MHz offset.



Fig. 19. Measured and simulated PN and at 1 and 10 MHz offset versus capacitor-bank settings.



Fig. 20. Measured and simulated FoM at 1 and 10 MHz offset versus capacitor-bank settings.



Fig. 21. (a) Measured PN degradation at 10 MHz offset. (b) Oscillation frequency versus capacitor mismatch at gate added to different cores.

To verify the robustness of the proposed quad-core synchronization, the PN performance is measured with deliberate frequency mismatch added among four cores by setting different capacitor bank codes to the four cores.



Fig. 22. Comparison of PN and chip area among state-of-the-art oscillators.

Core-1 is the core followed by the output buffer and core-1-core-4 are in the clockwise direction as shown in Fig. 11(a). Fig. 21 shows the measured PN degradation and frequency variation against the capacitor mismatch at the gate node added to different cores. The capacitor mismatch at the drain node is not considered because the capacitors at the gate node dominate the frequency. No locking loss is observed in the entire measurement. When the mismatch is added only to the core-1, the PN degradation is within 1 dB as the frequency mismatch increases to 20%. When the mismatch is added only to the core-3, the PN variation is less than 0.3 dB. When the mismatch is added to more than one core, the PN is a little worse but still less than 2 dB degradation. It is worthwhile mentioning that the mismatch caused by the input capacitance of the buffer is less than 2% thus the PN degradation due to the output buffer is neglectable, as claimed in Section IV.

Fig. 22 shows the PN performance and chip area comparison with prior arts which has a similar operating frequency, with PN normalizing to 19 GHz. To give a comprehensive comparison of PN and chip area, we select not only quadcore VCOs, but also dual-core and single-core VCOs. When compared to quad-core VCOs, which are represented by a square symbol in the figure, the proposed VCO shows the minimum chip area and a competitive PN performance. The two works represented by the gray square symbol show a better PN performance than the VCO we proposed because the process they use is BiCMOS [1], [16]. However, their chip area is six to ten times larger than the VCO we proposed. When compared to dual-core [11], [43] and singlecore VCOs [38], [39], [40], [41], [42], which are represented by triangular and circle symbols, respectively, the proposed VCO shows an obvious better PN because there are more cores coupled together. Nevertheless, the chip area is not considerably larger, even smaller than some dual-core and single-core VCOs.

Table I summarizes more detailed measurement results and shows the comparison with the recently published multi-core VCOs with a similar operating frequency. The PN at 10 MHz offset is normalized to 19 GHz for a fair comparison.

|                                         | This work    | ESSCIRC'21<br>[24] | JSSC'17<br>[1] | ISSCC'18<br>[16] | JSSC'18<br>[3] | JSSC'22<br>[22]       | RFIC'21<br>[43] | TMTT'22<br>[12] |
|-----------------------------------------|--------------|--------------------|----------------|------------------|----------------|-----------------------|-----------------|-----------------|
| Technology                              | 65nm COMS    | 65nm COMS          | 55nm<br>BiCMOS | 130nm<br>BiCOMS  | 40nm<br>CMOS   | 28nm<br>CMOS          | 55nm<br>BiCMOS  | 65nm<br>CMOS    |
| Number of Cores                         | 4            | 4                  | 4              | 4                | 4              | 2/4/8                 | 2               | 2               |
| Frequency [GHz]                         | 17.6 to 19.4 | 17.9 to 20.7       | 17.5 to 20.2   | 11.8 to 15.6     | 23 to 29.9     | 10.7 to 14.1          | 18.9 to 22.6    | 8.2 to 21.7     |
| Tuning Range [%]                        | 10           | 16                 | 15             | 15               | 26             | 27                    | 16              | 89.3            |
| PN @1MHz [dBc/Hz]                       | -111         | -115               | -118           | -124             | -110           | -123(1)               | -119.8          | -100            |
| PN @1MHz referred to<br>19GHz [dBc/Hz]  | -111         | -115               | -117.9         | -121.9           | -112.4         | -118                  | -120            | -98.8           |
| PN @10MHz [dBc/Hz]                      | -137.2       | -130               | -140           | -142             | -127           | -141.6 <sup>(2)</sup> | -134            | -120            |
| PN @10MHz referred to<br>19GHz [dBc/Hz] | -137.2       | -130               | -139.5         | -139.9           | -129.4         | -136.6                | -134.2          | -120.4          |
| Power [mW]                              | 46           | 16.4               | 50             | 50               | 16             | 86.5                  | 24              | 4               |
| FoM @1MHz [dBc/Hz]                      | 181          | 188.4              | 187.5          | 189              | 187            | 184                   | 192             | 178             |
| FoM @10MHz [dBc/Hz]                     | 186.1        | 183.4              | 188            | 187              | 184            | 184                   | 185.9           | 180             |
| FoM <sub>A</sub> @10MHz [dBc/Hz]        | 196.5        | 192.3              | 190.2          | 187              | 194            | 182.1                 | 191.2           | 188             |
| Core Area [mm <sup>2</sup> ]            | 0.09         | 0.13               | 0.6            | 1                | 0.1            | 1.55                  | 0.3             | 0.4             |

TABLE I Performance Summary and Comparison With Multi-Core VCOs

FoM =  $|PN(\Delta f)| + 20log_{10}(f_0/\Delta f) - 10(P_{DC}/1mW)$ 

<sup>(1)(2)</sup>Estimated from PN plot with 4-core configuration.

 $FoM_A = FoM + 10log_{10}(1mm^2/Area)$ 

The proposed VCO achieves the best PN in CMOS implementation and minimum chip area in quad-core VCOs with similar operating frequencies, resulting in an excellent  $FoM_A$  of 196.5 dBc/Hz.

# VI. CONCLUSION

A 19-GHz quad-core VCO based on the square-geometry inductor-sharing transformer is presented. The inductor-sharing technique merges large inductors into smaller ones which greatly reduces the chip area. The quad-core VCO prototype implemented in a 65-nm CMOS process achieves a PN performance of -137.2 dBc/Hz at 10 MHz offset from a 19 GHz carrier, with a corresponding FoM of 186.1 dBc/Hz. Thanks to the compact layout of the transformer, the core area of the VCO is  $0.3 \times 0.3$  mm<sup>2</sup> excluding the output buffer and pads, which is the smallest in quad-core VCOs with similar operating frequency and results in an excellent FoM<sub>A</sub> of 196.5 dBc/Hz. In addition, the quad-core VCO has the potential to expand to a larger VCO array.

#### REFERENCES

- L. Iotti, A. Mazzanti, and F. Svelto, "Insights into phase-noise scaling in switch-coupled multi-core LC VCOs for E-band adaptive modulation links," *IEEE J. Solid-State Circuits*, vol. 52, no. 7, pp. 1703–1718, Jul. 2017, doi: 10.1109/JSSC.2017.2697442.
- [2] A. Hajimiri and T. H. Lee, "A general theory of phase noise in electrical oscillators," *IEEE J. Solid-State Circuits*, vol. 33, no. 2, pp. 179–194, Feb. 1998, doi: 10.1109/4.658619.
- [3] D. Murphy and H. Darabi, "A 27-GHz quad-core CMOS oscillator with no mode ambiguity," *IEEE J. Solid-State Circuits*, vol. 53, no. 11, pp. 3208–3216, Nov. 2018, doi: 10.1109/JSSC.2018.2865460.

- [4] S. A.-R. Ahmadi-Mehr, M. Tohidian, and R. B. Staszewski, "Analysis and design of a multi-core oscillator for ultra-low phase noise," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 63, no. 4, pp. 529–539, Apr. 2016, doi: 10.1109/TCSI.2016.2529218.
- [5] W. Wu et al., "A 14-nm ultra-low jitter fractional-N PLL using a DTC range reduction technique and a reconfigurable dual-core VCO," *IEEE J. Solid-State Circuits*, vol. 56, no. 12, pp. 3756–3767, Dec. 2021, doi: 10.1109/JSSC.2021.3111134.
- [6] G. Li and E. Afshari, "A distributed dual-band LC oscillator based on mode switching," *IEEE Trans. Microw. Theory Techn.*, vol. 59, no. 1, pp. 99–107, Jan. 2011, doi: 10.1109/TMTT.2010.2091203.
- [7] Y. Shu, H. J. Qian, and X. Luo, "A 18.6-to-40.1 GHz 201.7 dBc/Hz FoMT multi-core oscillator using E-M mixed-coupling resonance boosting," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2020, pp. 272–274, doi: 10.1109/ISSCC19947.2020. 9063100.
- [8] Y. Shu, H. J. Qian, and X. Luo, "A 2-D mode-switching quad-core oscillator using E-M mixed-coupling resonance boosting," *IEEE J. Solid-State Circuits*, vol. 56, no. 6, pp. 1711–1721, Jun. 2021.
- [9] Y. Shu, H. J. Qian, and X. Luo, "A 20.7–31.8 GHz dual-mode voltage waveform-shaping oscillator with 195.8 dBc/Hz FoMT in 28 nm CMOS," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2018, pp. 216–219, doi: 10.1109/RFIC.2018.8429001.
- [10] Y. Shu, H. J. Qian, and X. Luo, "A 169.6-GHz low phase noise and wideband hybrid mode-switching Push–Push oscillator," *IEEE Trans. Microw. Theory Techn.*, vol. 67, no. 7, pp. 2769–2781, Jul. 2019, doi: 10.1109/TMTT.2019.2913642.
- [11] W. Deng et al., "An 8.2-to-21.5 GHz dual-core quad-mode orthogonalcoupled VCO with concurrently dual-output using parallel 8-shaped resonator," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, Apr. 2021, pp. 1–2.
- [12] S. Sun et al., "A wide tuning range dual-core quad-mode orthogonalcoupled VCO with concurrently dual-output using parallel 8-shaped resonator," *IEEE Trans. Microw. Theory Techn.*, early access, Dec. 7, 2022, doi: 10.1109/TMTT.2022.3223914.
- [13] A. Bhat, R. Nandwana, and K. Lakshmikumar, "An interference suppression technique for millimeter-wave LC VCOs using a multiport coupled inductor," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 69, no. 3, pp. 919–923, Mar. 2022, doi: 10.1109/TCSII.2021. 3134093.

- [14] W. Deng et al., "A self-adapted two-point modulation type-II digital PLL for fast chirp rate and wide chirp-bandwidth FMCW signal generation," *IEEE J. Solid-State Circuits*, vol. 57, no. 4, pp. 1162–1174, Apr. 2022, doi: 10.1109/JSSC.2021.3129900.
- [15] L. Iotti, A. Mazzanti, and F. Svelto, "A multi-core VCO and a frequency quadrupler for E-band adaptive-modulation links in 55 nm BiCMOS," in *Proc. 42nd Eur. Solid-State Circuits Conf. (ESSCIRC)*, Sep. 2016, pp. 373–376, doi: 10.1109/ESSCIRC.2016.7598319.
- [16] F. Padovan, F. Quadrelli, M. Bassi, M. Tiebout, and A. Bevilacqua, "A quad-core 15 GHz BiCMOS VCO with -124 dBc/Hz phase noise at 1 MHz offset, -189 dBc/Hz FOM, and robust to multimode concurrent oscillations," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2018, pp. 376–378, doi: 10.1109/ISSCC.2018.8310341.
- [17] S. Balamurali, G. Mangraviti, C.-H. Tsai, P. Wambacq, and J. Craninckx, "Design and analysis of 55–63-GHz fundamental quad-core VCO with NMOS-only stacked oscillator in 28-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 57, no. 7, pp. 1997–2010, Jul. 2022, doi: 10.1109/JSSC.2022.3165654.
- [18] Y. Peng, J. Yin, P.-I. Mak, and R. P. Martins, "Low-phase-noise wideband mode-switching quad-core-coupled mm-wave VCO using a singlecenter-tapped switched inductor," *IEEE J. Solid-State Circuits*, vol. 53, no. 11, pp. 3232–3242, Nov. 2018, doi: 10.1109/JSSC.2018.2867269.
- [19] I. Apostolina and D. Manstretta, "A 14.5-17.9 GHz harmonicallycoupled quad-core P-N class-B DCO with -117.3 dBc/Hz phase noise at 1 MHz offset in 28-nm CMOS," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2022, pp. 211–214, doi: 10.1109/RFIC54546.2022.9863180.
- [20] J. Zhang, C. Zhao, Y. Wu, H. Liu, Y. Zhu, and K. Kang, "An ultralow phase noise eight-core fundamental 62-to-67-GHz VCO in 65-nm CMOS," *IEEE Microw. Wireless Compon. Lett.*, vol. 29, no. 2, pp. 125–127, Feb. 2019, doi: 10.1109/LMWC.2018.2890087.
- [21] L. Tomasin, G. Boi, F. Padovan, and A. Bevilacqua, "A 10.7–14.1 GHz reconfigurable octacore DCO with –126 dBc/Hz phase noise at 1 MHz offset in 28 nm CMOS," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2021, pp. 179–182, doi: 10.1109/RFIC51843.2021.9490439.
- [22] L. Tomasin, P. Andreani, G. Boi, F. Padovan, and A. Bevilacqua, "A 12-GHz reconfigurable multicore CMOS DCO, with a time-variant analysis of the impact of reconfiguration switches on phase noise," *IEEE J. Solid-State Circuits*, vol. 57, no. 9, pp. 2802–2811, Sep. 2022, doi: 10.1109/JSSC.2022.3167109.
- [23] D. Riccardi, A. Franceschin, and A. Mazzanti, "16-core BiCMOS VCOs with phase noise down to -130 dBc/Hz at 1-MHz offset from 20 GHz," *IEEE Solid-State Circuits Lett.*, vol. 5, pp. 182–185, 2022, doi: 10.1109/LSSC.2022.3193236.
- [24] S. Ming and J. Zhou, "A 19 GHz circular-geometry quad-core tail-filtering class-F VCO with -115 dBc/Hz phase noise at 1 MHz offset in 65-nm CMOS," in *Proc. IEEE 47th Eur. Solid State Circuits Conf. (ESSCIRC)*, Sep. 2021, pp. 303–306, doi: 10.1109/ESSCIRC53450.2021.9567792.
- [25] H. Jia, W. Deng, P. Guan, Z. Wang, and B. Chi, "A 60 GHz 186.5 dBc/Hz FoM quad-core fundamental VCO using circular triplecoupled transformer with no mode ambiguity in 65 nm CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2021, pp. 1–3, doi: 10.1109/ISSCC42613.2021.9366036.
- [26] H. Jia, P. Guan, W. Deng, Z. Wang, and B. Chi, "A lowphase-noise quad-core millimeter-wave fundamental VCO using circular triple-coupled transformer in 65-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 58, no. 2, pp. 371–385, Feb. 2023, doi: 10.1109/JSSC.2022.3196181.
- [27] Y. Shu, H. J. Qian, X. Gao, and X. Luo, "A 3.09-to-4.04 GHz distributedboosting and harmonic-impedance-expanding multi-core oscillator with -138.9 dBc/Hz at 1 MHz offset and 195.1 dBc/Hz FoM," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2021, pp. 296–298, doi: 10.1109/ISSCC42613.2021.9365737.
- [28] Y. Shu, H. J. Qian, X. Gao, and X. Luo, "A low phase noise and high FoM distributed-swing-boosting multi-core oscillator using harmonicimpedance-expanding technique," *IEEE J. Solid-State Circuits*, vol. 56, no. 12, pp. 3728–3740, Dec. 2021.
- [29] H. Jia, R. Ma, W. Deng, Z. Wang, and B. Chi, "A 53.6-to-60.2 GHz many-core fundamental oscillator with scalable mesh topology achieving -136.0 dBc/Hz phase noise at 10 MHz offset and 190.3 dBc/Hz peak FoM in 65 nm CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2022, pp. 154–156, doi: 10.1109/ISSCC42614.2022.9731581.

- [30] M. A. Ferriss, D. J. Friedman, W. Lee, B. Sadhu, and A. V. Garcia, "Coupled oscillators," U.S. Patent 9735732 B1, Aug. 15, 2017.
- [31] Y. Sun, W. Deng, H. Jia, Z. Wang, and B. Chi, "A compact squaregeometry quad-core 19 GHz class-F VCO with parallel inductor-sharing technique achieving -137.2 dBc/Hz phase noise at 10 MHz offset," in *Proc. IEEE Asian Solid-State Circuits Conf. (A-SSCC)*, Nov. 2022, pp. 2–4, doi: 10.1109/A-SSCC56115.2022.9980667.
- [32] E. Hegazi, H. Sjoland, and A. A. Abidi, "A filtering technique to lower LC oscillator phase noise," *IEEE J. Solid-State Circuits*, vol. 36, no. 12, pp. 1921–1930, Dec. 2001, doi: 10.1109/4.972142.
- [33] H. Guo, Y. Chen, P.-I. Mak, and R. P. Martins, "A 5.0-to-6.36 GHz wideband-harmonic-shaping VCO achieving 196.9 dBc/Hz peak FoM and 90-to-180 kHz 1/f<sup>3</sup> PN corner without harmonic tuning," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, vol. 64, Feb. 2021, pp. 294–296, doi: 10.1109/ISSCC42613.2021.9365761.
- [34] D. Murphy, H. Darabi, and H. Wu, "Implicit common-mode resonance in LC oscillators," *IEEE J. Solid-State Circuits*, vol. 52, no. 3, pp. 812–821, Mar. 2017, doi: 10.1109/JSSC.2016.2642207.
- [35] R. Ma, H. Jia, W. Deng, Z. Wang, and B. Chi, "A 12.5-to-15.4 GHz, -118.9 dBc/Hz PN at 1 MHz offset, and 191.0 dBc/Hz FoM VCO with common-mode resonance expansion and simultaneous differential 2NDharmonic output using a single three-coil transformer in 65 nm CMOS," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, Apr. 2022, pp. 1–2, doi: 10.1109/CICC53496.2022.9772825.
- [36] F. Hong, H. Zhang, and D. Zhao, "An X-band CMOS VCO using ultra-wideband dual common-mode resonance technique," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 69, no. 9, pp. 3579–3590, Sep. 2022, doi: 10.1109/TCSI.2022.3181139.
- [37] M. Babaie and R. B. Staszewski, "A class-F CMOS oscillator," *IEEE J. Solid-State Circuits*, vol. 48, no. 12, pp. 3120–3133, Dec. 2013 doi: 10.1109/JSSC.2013.2273823.
- [38] C.-C. Lim, J. Yin, P.-I. Mak, H. Ramiah, and R. P. Martins, "An inverseclass-F CMOS VCO with intrinsic-high-Q 1<sup>st</sup>- and 2<sup>nd</sup>-harmonic resonances for 1/f<sup>2</sup>-to-1/f<sup>3</sup> phase-noise suppression achieving 196.2 dBc/Hz FOM," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2018, pp. 374–376, doi: 10.1109/ISSCC.2018.8310340.
- [39] Q. Wu et al., "An 11.5-to-14.3 GHz 192.8 dBc/Hz FoM at 1 MHz offset dual-core enhanced class-F VCO with common-mode-noise self-cancellation and isolation technique," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2023, pp. 7–9, doi: 10.1109/ISSCC42615.2023.10067672.
- [40] M. Babaie and R. B. Staszewski, "A study of RF oscillator reliability in nanoscale CMOS," in *Proc. Eur. Conf. Circuit Theory Design (ECCTD)*, Sep. 2013, pp. 1–4, doi: 10.1109/ECCTD.2013.6662205.
- [41] M. Babaie and R. B. Staszewski, "An ultra-low phase noise class-F 2 CMOS oscillator with 191 dBc/Hz FoM and long-term reliability," *IEEE J. Solid-State Circuits*, vol. 50, no. 3, pp. 679–692, Mar. 2015, doi: 10.1109/JSSC.2014.2379265.
- [42] H. Guo, Y. Chen, P.-I. Mak, and R. P. Martins, "A 0.08 mm<sup>2</sup> 25.5-to-29.9 GHz multi-resonant-RLCM-tank VCO using a single-turn multitap inductor and CM-only capacitors achieving 191.6 dBc/Hz FoM and 130 kHz 1/f<sup>3</sup> PN corner," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2019, pp. 410–412, doi: 10.1109/ISSCC.2019.8662470.
- [43] S. Karman, F. Tesolin, A. Dago, M. Mercandelli, C. Samori, and S. Levantino, "A 18.9–22.3 GHz dual-core digital PLL with on-chip power combination for phase noise and power scalability," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2021, pp. 67–70, doi: 10.1109/RFIC51843.2021.9490476.



Yaqian Sun received the B.S. degree from Tsinghua University, Beijing, China, in 2019. She is currently pursuing the Ph.D. degree with the School of Integrated Circuits, Tsinghua University.

Her current research interests include millimeterwave (mm-wave) circuits and systems, including voltage-controlled oscillators (VCOs), and phaselocked loops (PLLs).

12



Wei Deng (Senior Member, IEEE) received the B.S. and M.S. degrees in electronic engineering from the University of Electronic Science and Technology of China (UESTC), Chengdu, China, in 2006 and 2009, respectively, and the Ph.D. degree in electronic engineering from the Tokyo Institute of Technology, Tokyo, Japan, in 2013.

From 2013 to 2014, he was a Post-Doctoral Researcher with the Tokyo Institute of Technology. From 2015 to 2019, he was with Apple Inc., Cupertino, CA, USA, working on radio frequency

(RF), millimeter-wave (mm-wave), and mixed-signal IC design for wireless systems and Apple A-series processors. Since 2019, he has been with the School of Integrated Circuits, Tsinghua University, Beijing, China, where he is currently an Associate Professor. He has authored or coauthored more than 140 IEEE journal and conference papers. His research interests include RF, mm-wave, terahertz, and mixed-signal integrated circuits and systems for wireless communications, radars, and imaging systems.

Dr. Deng is a Technical Program Committee (TPC) Member of the IEEE International Solid-State Circuits Conference (ISSCC), the IEEE Symposium on VLSI Technology and Circuits (VLSI), the Custom Integrated Circuits Conference (CICC), and the IEEE European Solid-State Circuits Conference (ESSCIRC). He has been an Associate Editor and/or a Guest Editor of IEEE SOLID-STATE CIRCUITS LETTERS and IEEE JOURNAL OF SOLID-STATE CIRCUITS. He was a recipient or co-recipient of several national and international awards, including the China Youth Science and Technology Innovation Award, the IEEE Solid-State Circuits Society (SSCS) Predoctoral Achievement Award, the Radio Frequency Integrated Circuits (RFIC) Symposium Best Student Paper Award, the Asian Solid-State Circuits Conference (A-SSCC) Distinguished Design Award.



Haikun Jia (Member, IEEE) received the B.S. and Ph.D. degrees in electronics engineering from Tsinghua University, Beijing, China, in 2009 and 2015, respectively.

He is currently an Assistant Professor with the School of Integrated Circuits, Tsinghua University. His research interests include millimeter-wave and high-speed circuit and system design, including power amplifiers (PAs), voltage-controlled oscillators (VCOs), and frequency-modulated continuouswave (FMCW) radars.



Yejun He (Senior Member, IEEE) received the Ph.D. degree in information and communication engineering from the Huazhong University of Science and Technology (HUST), Wuhan, China, in 2005.

Since 2011, he has been a Full Professor with the College of Electronics and Information Engineering, Shenzhen University, Shenzhen, China, where he is the Director of the Guangdong Engineering Research Center of Base Station Antennas and Propagation, and the Director of the Shenzhen Key

Laboratory of Antennas and Propagation, Shenzhen, China. He is the Principal Investigator for over 30 current or finished research projects, including the National Natural Science Foundation of China, the Science and Technology Program of Guangdong Province and the Science and Technology Program of Shenzhen City.

Dr. He has served as a Technical Program Committee Member or a Session Chair for various conferences. He served as the TPC Chair of the IEEE ComComAp 2021, the General Chair of IEEE ComComAp 2019 and also the Chair of the IEEE Antennas and Propagation Society-Shenzhen Chapter. He is serving as an Associate Editor for IEEE TRANSACTIONS ON ANTENNAS AND PROPAGATION, IEEE TRANSACTIONS ON MOBILE COMPUTING, *IEEE Antennas and Propagation Magazine*, IEEE ANTENNAS AND WIRELESS PROPAGATION LETTERS, International Journal of Communication Systems, China Communications and *IEEE Network*.



Zhihua Wang (Fellow, IEEE) received the B.S., M.S., and Ph.D. degrees in electronic engineering from Tsinghua University, Beijing, China, in 1983, 1985, and 1990, respectively.

From 1992 to 1993, he was a Visiting Scholar with Carnegie Mellon University, Pittsburgh, PA, USA. From 1993 to 1994, he was a Visiting Scholar with KU Leuven, Leuven, Belgium. Since 1997, he has been a Full Professor with Tsinghua University. Since 2000, he has been the Deputy Director of the Institute of Microelectronics, Tsinghua University.

Since 2011, he has been the Director of the Laboratory of Integrated Circuits and Intelligence Systems, Research Institute of Tsinghua University in Shenzhen (RITS-ICIS), Shenzhen, China. From September 2014 to March 2015, he was a Visiting Professor with The Hong Kong University of Science and Technology (HKUST), Hong Kong. He has coauthored 13 books/chapters, over 225 (569) papers in international journals (conferences), over 251 (29) articles in Chinese journals (conferences), and holds 130 Chinese and ten U.S. patents. His current research mainly focuses on CMOS radio frequency integrated circuits (RFIC) and biomedical applications, involving radio frequency identification (RFID), phase-locked loop (PLL), low-power wireless transceivers, and smart clinic equipment combined with leading-edge RFIC, and digital image processing techniques.

Dr. Wang was an AdCom Member of the IEEE Solid-State Circuits Society (SSCS), from 2016 to 2019 and the Technology Program Committee Member of the IEEE International Solid-State Circuits Conference (ISSCC), from 2005 to 2011. Since 2005, he has been a Steering Committee Member of the IEEE Asian Solid-State Circuits Conference (A-SSCC). He has served as the Chairperson for the IEEE Solid-State Circuits Society (SSCS) Beijing Chapter from 1999 to 2009. He was the Technical Program Chair of Asian Solid-State Circuits Conference (A-SSCC) 2013. He was a Guest Editor of IEEE JOURNAL OF SOLID-STATE CIRCUITS Special Issue in December 2006, December 2009, and November 2014. From 2019 to 2020, he was the Associate Editor-in-Chief of IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS. He was an Associate Editor of IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS-I: Regular Papers, from 2016 to 2019, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS- TEMS-II: Express Briefs, from 2010 to 2013, and IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS (BioCAS), from 2008 to 2015, and held other administrative/expert committee positions in China's national science and technology projects. From 2018 to 2019, he was an IEEE Solid-State Circuits Society (SSCS) Distinguished Lecturer. Since 2020, he has been an IEEE Circuits and Systems Magazine Distinguished Lecturer.



**Baoyong Chi** (Senior Member, IEEE) received the B.S. degree in microelectronics from Peking University, Beijing, China, in 1998, and the Ph.D. degree from Tsinghua University, Beijing, in 2003.

From 2006 to 2007, he was a Visiting Assistant Professor with Stanford University, Stanford, CA, USA. He is currently a Full Professor and the Deputy Director of the Institute of Microelectronics, Tsinghua University. He has authored over 140 academic articles and two books and holds more than 20 patents. His current research interests

include radio frequency (RF)/millimeter-wave integrated circuit design, analog integrated circuit design, and monolithic wireless transceiver chips for radar and communication.

Dr. Chi has been a TPC Member of the Asian Solid-State Circuits Conference (A-SSCC) since 2005.